Files
linux/drivers
Chris Wilson db66e37d23 drm/i915: Include TLB miss overhead for computing WM
The docs recommend that if 8 display lines fit inside the FIFO buffer,
then the number of watermark entries should be increased to hide the
latency of filling the rest of the FIFO buffer.

Signed-off-by: Chris Wilson <chris@chris-wilson.co.uk>
2011-01-11 20:44:54 +00:00
..
2011-01-10 08:51:44 -08:00
2011-01-10 08:51:44 -08:00
2011-01-10 08:51:44 -08:00
2010-12-22 15:43:26 -05:00
2011-01-06 22:32:03 +00:00