drm/amd/display: Refactor INIT into component folder
[why] Move all init files to hwss folder. [how] moved the dcnxx_init.c and .h files into inside the hwss and cleared the linkage errors. Tested-by: Daniel Wheeler <daniel.wheeler@amd.com> Reviewed-by: Martin Leung <martin.leung@amd.com> Acked-by: Rodrigo Siqueira <rodrigo.siqueira@amd.com> Signed-off-by: Revalla <hrevalla@amd.com> Signed-off-by: Alex Deucher <alexander.deucher@amd.com>
This commit is contained in:
@@ -34,8 +34,6 @@ DC_LIBS += dcn21
|
||||
DC_LIBS += dcn201
|
||||
DC_LIBS += dcn30
|
||||
DC_LIBS += dcn301
|
||||
DC_LIBS += dcn302
|
||||
DC_LIBS += dcn303
|
||||
DC_LIBS += dcn31
|
||||
DC_LIBS += dcn314
|
||||
DC_LIBS += dcn32
|
||||
|
||||
@@ -22,7 +22,7 @@
|
||||
#
|
||||
# Makefile for DCN.
|
||||
|
||||
DCN10 = dcn10_init.o dcn10_ipp.o \
|
||||
DCN10 = dcn10_ipp.o \
|
||||
dcn10_hw_sequencer_debug.o \
|
||||
dcn10_dpp.o dcn10_opp.o \
|
||||
dcn10_hubp.o dcn10_mpc.o \
|
||||
|
||||
@@ -2,7 +2,7 @@
|
||||
#
|
||||
# Makefile for DCN.
|
||||
|
||||
DCN20 = dcn20_init.o dcn20_dpp.o dcn20_dpp_cm.o dcn20_hubp.o \
|
||||
DCN20 = dcn20_dpp.o dcn20_dpp_cm.o dcn20_hubp.o \
|
||||
dcn20_mpc.o dcn20_opp.o dcn20_hubbub.o dcn20_mmhubbub.o \
|
||||
dcn20_stream_encoder.o dcn20_link_encoder.o dcn20_dccg.o \
|
||||
dcn20_vmid.o dcn20_dwb.o dcn20_dwb_scl.o
|
||||
|
||||
@@ -1,8 +1,7 @@
|
||||
# SPDX-License-Identifier: MIT
|
||||
#
|
||||
# Makefile for DCN.
|
||||
DCN201 = dcn201_init.o \
|
||||
dcn201_hubbub.o\
|
||||
DCN201 = dcn201_hubbub.o\
|
||||
dcn201_mpc.o dcn201_hubp.o dcn201_opp.o dcn201_dpp.o \
|
||||
dcn201_dccg.o dcn201_link_encoder.o
|
||||
|
||||
|
||||
@@ -2,7 +2,7 @@
|
||||
#
|
||||
# Makefile for DCN21.
|
||||
|
||||
DCN21 = dcn21_init.o dcn21_hubp.o dcn21_hubbub.o \
|
||||
DCN21 = dcn21_hubp.o dcn21_hubbub.o \
|
||||
dcn21_link_encoder.o dcn21_dccg.o
|
||||
|
||||
AMD_DAL_DCN21 = $(addprefix $(AMDDALPATH)/dc/dcn21/,$(DCN21))
|
||||
|
||||
@@ -23,9 +23,7 @@
|
||||
#
|
||||
#
|
||||
|
||||
DCN30 := \
|
||||
dcn30_init.o \
|
||||
dcn30_hubbub.o \
|
||||
DCN30 := dcn30_hubbub.o \
|
||||
dcn30_hubp.o \
|
||||
dcn30_dpp.o \
|
||||
dcn30_dccg.o \
|
||||
|
||||
@@ -10,7 +10,7 @@
|
||||
#
|
||||
# Makefile for dcn30.
|
||||
|
||||
DCN301 = dcn301_init.o dcn301_dccg.o \
|
||||
DCN301 = dcn301_dccg.o \
|
||||
dcn301_dio_link_encoder.o dcn301_panel_cntl.o dcn301_hubbub.o
|
||||
|
||||
AMD_DAL_DCN301 = $(addprefix $(AMDDALPATH)/dc/dcn301/,$(DCN301))
|
||||
|
||||
@@ -1,12 +0,0 @@
|
||||
#
|
||||
# (c) Copyright 2020 Advanced Micro Devices, Inc. All the rights reserved
|
||||
#
|
||||
# Authors: AMD
|
||||
#
|
||||
# Makefile for dcn302.
|
||||
|
||||
DCN3_02 = dcn302_init.o
|
||||
|
||||
AMD_DAL_DCN3_02 = $(addprefix $(AMDDALPATH)/dc/dcn302/,$(DCN3_02))
|
||||
|
||||
AMD_DISPLAY_FILES += $(AMD_DAL_DCN3_02)
|
||||
@@ -10,7 +10,7 @@
|
||||
#
|
||||
# Makefile for dcn31.
|
||||
|
||||
DCN31 = dcn31_hubbub.o dcn31_init.o dcn31_hubp.o \
|
||||
DCN31 = dcn31_hubbub.o dcn31_hubp.o \
|
||||
dcn31_dccg.o dcn31_dio_link_encoder.o dcn31_panel_cntl.o \
|
||||
dcn31_apg.o dcn31_hpo_dp_stream_encoder.o dcn31_hpo_dp_link_encoder.o \
|
||||
dcn31_afmt.o dcn31_vpg.o
|
||||
|
||||
@@ -10,8 +10,7 @@
|
||||
#
|
||||
# Makefile for dcn314.
|
||||
|
||||
DCN314 = dcn314_init.o \
|
||||
dcn314_dio_stream_encoder.o dcn314_dccg.o
|
||||
DCN314 = dcn314_dio_stream_encoder.o dcn314_dccg.o
|
||||
|
||||
AMD_DAL_DCN314 = $(addprefix $(AMDDALPATH)/dc/dcn314/,$(DCN314))
|
||||
|
||||
|
||||
@@ -10,7 +10,7 @@
|
||||
#
|
||||
# Makefile for dcn32.
|
||||
|
||||
DCN32 = dcn32_hubbub.o dcn32_init.o dcn32_dccg.o \
|
||||
DCN32 = dcn32_hubbub.o dcn32_dccg.o \
|
||||
dcn32_mmhubbub.o dcn32_dpp.o dcn32_hubp.o dcn32_mpc.o \
|
||||
dcn32_dio_stream_encoder.o dcn32_dio_link_encoder.o dcn32_resource_helpers.o \
|
||||
dcn32_hpo_dp_link_encoder.o
|
||||
|
||||
@@ -10,7 +10,7 @@
|
||||
#
|
||||
# Makefile for DCN35.
|
||||
|
||||
DCN35 = dcn35_init.o dcn35_dio_stream_encoder.o \
|
||||
DCN35 = dcn35_dio_stream_encoder.o \
|
||||
dcn35_dio_link_encoder.o dcn35_dccg.o \
|
||||
dcn35_hubp.o dcn35_hubbub.o \
|
||||
dcn35_mmhubbub.o dcn35_opp.o dcn35_dpp.o dcn35_pg_cntl.o dcn35_dwb.o
|
||||
|
||||
@@ -78,7 +78,7 @@ ifdef CONFIG_DRM_AMD_DC_FP
|
||||
# DCN
|
||||
###############################################################################
|
||||
|
||||
HWSS_DCN10 = dcn10_hwseq.o
|
||||
HWSS_DCN10 = dcn10_hwseq.o dcn10_init.o
|
||||
|
||||
AMD_DAL_HWSS_DCN10 = $(addprefix $(AMDDALPATH)/dc/hwss/dcn10/,$(HWSS_DCN10))
|
||||
|
||||
@@ -86,7 +86,7 @@ AMD_DISPLAY_FILES += $(AMD_DAL_HWSS_DCN10)
|
||||
|
||||
###############################################################################
|
||||
|
||||
HWSS_DCN20 = dcn20_hwseq.o
|
||||
HWSS_DCN20 = dcn20_hwseq.o dcn20_init.o
|
||||
|
||||
AMD_DAL_HWSS_DCN20 = $(addprefix $(AMDDALPATH)/dc/hwss/dcn20/,$(HWSS_DCN20))
|
||||
|
||||
@@ -94,7 +94,7 @@ AMD_DISPLAY_FILES += $(AMD_DAL_HWSS_DCN20)
|
||||
|
||||
###############################################################################
|
||||
|
||||
HWSS_DCN201 = dcn201_hwseq.o
|
||||
HWSS_DCN201 = dcn201_hwseq.o dcn201_init.o
|
||||
|
||||
AMD_DAL_HWSS_DCN201 = $(addprefix $(AMDDALPATH)/dc/hwss/dcn201/,$(HWSS_DCN201))
|
||||
|
||||
@@ -102,7 +102,7 @@ AMD_DISPLAY_FILES += $(AMD_DAL_HWSS_DCN201)
|
||||
|
||||
###############################################################################
|
||||
|
||||
HWSS_DCN21 = dcn21_hwseq.o
|
||||
HWSS_DCN21 = dcn21_hwseq.o dcn21_init.o
|
||||
|
||||
AMD_DAL_HWSS_DCN21 = $(addprefix $(AMDDALPATH)/dc/hwss/dcn21/,$(HWSS_DCN21))
|
||||
|
||||
@@ -114,7 +114,7 @@ AMD_DISPLAY_FILES += $(AMD_DAL_HWSS_DCN21)
|
||||
|
||||
###############################################################################
|
||||
|
||||
HWSS_DCN30 = dcn30_hwseq.o
|
||||
HWSS_DCN30 = dcn30_hwseq.o dcn30_init.o
|
||||
|
||||
AMD_DAL_HWSS_DCN30 = $(addprefix $(AMDDALPATH)/dc/hwss/dcn30/,$(HWSS_DCN30))
|
||||
|
||||
@@ -122,7 +122,7 @@ AMD_DISPLAY_FILES += $(AMD_DAL_HWSS_DCN30)
|
||||
|
||||
###############################################################################
|
||||
|
||||
HWSS_DCN301 = dcn301_hwseq.o
|
||||
HWSS_DCN301 = dcn301_hwseq.o dcn301_init.o
|
||||
|
||||
AMD_DAL_HWSS_DCN301 = $(addprefix $(AMDDALPATH)/dc/hwss/dcn301/,$(HWSS_DCN301))
|
||||
|
||||
@@ -130,15 +130,17 @@ AMD_DISPLAY_FILES += $(AMD_DAL_HWSS_DCN301)
|
||||
|
||||
###############################################################################
|
||||
|
||||
HWSS_DCN302 = dcn302_hwseq.o
|
||||
HWSS_DCN302 = dcn302_hwseq.o dcn302_init.o
|
||||
|
||||
AMD_DAL_HWSS_DCN302 = $(addprefix $(AMDDALPATH)/dc/hwss/dcn302/,$(HWSS_DCN302))
|
||||
|
||||
AMD_DISPLAY_FILES += $(AMD_DAL_HWSS_DCN302)
|
||||
|
||||
|
||||
|
||||
###############################################################################
|
||||
|
||||
HWSS_DCN303 = dcn303_hwseq.o
|
||||
HWSS_DCN303 = dcn303_hwseq.o dcn303_init.o
|
||||
|
||||
AMD_DAL_HWSS_DCN303 = $(addprefix $(AMDDALPATH)/dc/hwss/dcn303/,$(HWSS_DCN303))
|
||||
|
||||
@@ -146,7 +148,7 @@ AMD_DISPLAY_FILES += $(AMD_DAL_HWSS_DCN303)
|
||||
|
||||
###############################################################################
|
||||
|
||||
HWSS_DCN31 = dcn31_hwseq.o
|
||||
HWSS_DCN31 = dcn31_hwseq.o dcn31_init.o
|
||||
|
||||
AMD_DAL_HWSS_DCN31 = $(addprefix $(AMDDALPATH)/dc/hwss/dcn31/,$(HWSS_DCN31))
|
||||
|
||||
@@ -154,7 +156,7 @@ AMD_DISPLAY_FILES += $(AMD_DAL_HWSS_DCN31)
|
||||
|
||||
###############################################################################
|
||||
|
||||
HWSS_DCN314 = dcn314_hwseq.o
|
||||
HWSS_DCN314 = dcn314_hwseq.o dcn314_init.o
|
||||
|
||||
AMD_DAL_HWSS_DCN314 = $(addprefix $(AMDDALPATH)/dc/hwss/dcn314/,$(HWSS_DCN314))
|
||||
|
||||
@@ -162,7 +164,7 @@ AMD_DISPLAY_FILES += $(AMD_DAL_HWSS_DCN314)
|
||||
|
||||
###############################################################################
|
||||
|
||||
HWSS_DCN32 = dcn32_hwseq.o
|
||||
HWSS_DCN32 = dcn32_hwseq.o dcn32_init.o
|
||||
|
||||
AMD_DAL_HWSS_DCN32 = $(addprefix $(AMDDALPATH)/dc/hwss/dcn32/,$(HWSS_DCN32))
|
||||
|
||||
@@ -170,7 +172,7 @@ AMD_DISPLAY_FILES += $(AMD_DAL_HWSS_DCN32)
|
||||
|
||||
###############################################################################
|
||||
|
||||
HWSS_DCN35 = dcn35_hwseq.o
|
||||
HWSS_DCN35 = dcn35_hwseq.o dcn35_init.o
|
||||
|
||||
AMD_DAL_HWSS_DCN35 = $(addprefix $(AMDDALPATH)/dc/hwss/dcn35/,$(HWSS_DCN35))
|
||||
|
||||
@@ -180,4 +182,4 @@ AMD_DISPLAY_FILES += $(AMD_DAL_HWSS_DCN35)
|
||||
|
||||
###############################################################################
|
||||
|
||||
endif
|
||||
endif
|
||||
|
||||
@@ -0,0 +1,4 @@
|
||||
dal3_subdirectory_sources(
|
||||
dcn351_init.c
|
||||
dcn351_init.h
|
||||
)
|
||||
17
drivers/gpu/drm/amd/display/dc/hwss/dcn351/Makefile
Normal file
17
drivers/gpu/drm/amd/display/dc/hwss/dcn351/Makefile
Normal file
@@ -0,0 +1,17 @@
|
||||
#
|
||||
# (c) Copyright 2022 Advanced Micro Devices, Inc. All the rights reserved
|
||||
#
|
||||
# All rights reserved. This notice is intended as a precaution against
|
||||
# inadvertent publication and does not imply publication or any waiver
|
||||
# of confidentiality. The year included in the foregoing notice is the
|
||||
# year of creation of the work.
|
||||
#
|
||||
# Authors: AMD
|
||||
#
|
||||
# Makefile for DCN351.
|
||||
|
||||
DCN351 = dcn351_init.o
|
||||
|
||||
AMD_DAL_DCN351 = $(addprefix $(AMDDALPATH)/dc/dcn351/,$(DCN351))
|
||||
|
||||
AMD_DISPLAY_FILES += $(AMD_DAL_DCN351)
|
||||
171
drivers/gpu/drm/amd/display/dc/hwss/dcn351/dcn351_init.c
Normal file
171
drivers/gpu/drm/amd/display/dc/hwss/dcn351/dcn351_init.c
Normal file
@@ -0,0 +1,171 @@
|
||||
/*
|
||||
* Copyright 2023 Advanced Micro Devices, Inc.
|
||||
*
|
||||
* Permission is hereby granted, free of charge, to any person obtaining a
|
||||
* copy of this software and associated documentation files (the "Software"),
|
||||
* to deal in the Software without restriction, including without limitation
|
||||
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
||||
* and/or sell copies of the Software, and to permit persons to whom the
|
||||
* Software is furnished to do so, subject to the following conditions:
|
||||
*
|
||||
* The above copyright notice and this permission notice shall be included in
|
||||
* all copies or substantial portions of the Software.
|
||||
*
|
||||
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
||||
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
||||
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
||||
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
||||
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
||||
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
||||
* OTHER DEALINGS IN THE SOFTWARE.
|
||||
*
|
||||
* Authors: AMD
|
||||
*
|
||||
*/
|
||||
|
||||
#include "dce110/dce110_hwseq.h"
|
||||
#include "dcn10/dcn10_hwseq.h"
|
||||
#include "dcn20/dcn20_hwseq.h"
|
||||
#include "dcn21/dcn21_hwseq.h"
|
||||
#include "dcn30/dcn30_hwseq.h"
|
||||
#include "dcn301/dcn301_hwseq.h"
|
||||
#include "dcn31/dcn31_hwseq.h"
|
||||
#include "dcn32/dcn32_hwseq.h"
|
||||
#include "dcn35/dcn35_hwseq.h"
|
||||
|
||||
#include "dcn351_init.h"
|
||||
|
||||
static const struct hw_sequencer_funcs dcn351_funcs = {
|
||||
.program_gamut_remap = dcn30_program_gamut_remap,
|
||||
.init_hw = dcn35_init_hw,
|
||||
.power_down_on_boot = dcn35_power_down_on_boot,
|
||||
.apply_ctx_to_hw = dce110_apply_ctx_to_hw,
|
||||
.apply_ctx_for_surface = NULL,
|
||||
.program_front_end_for_ctx = dcn20_program_front_end_for_ctx,
|
||||
.wait_for_pending_cleared = dcn10_wait_for_pending_cleared,
|
||||
.post_unlock_program_front_end = dcn20_post_unlock_program_front_end,
|
||||
.update_plane_addr = dcn20_update_plane_addr,
|
||||
.update_dchub = dcn10_update_dchub,
|
||||
.update_pending_status = dcn10_update_pending_status,
|
||||
.program_output_csc = dcn20_program_output_csc,
|
||||
.enable_accelerated_mode = dce110_enable_accelerated_mode,
|
||||
.enable_timing_synchronization = dcn10_enable_timing_synchronization,
|
||||
.enable_per_frame_crtc_position_reset = dcn10_enable_per_frame_crtc_position_reset,
|
||||
.update_info_frame = dcn31_update_info_frame,
|
||||
.send_immediate_sdp_message = dcn10_send_immediate_sdp_message,
|
||||
.enable_stream = dcn20_enable_stream,
|
||||
.disable_stream = dce110_disable_stream,
|
||||
.unblank_stream = dcn32_unblank_stream,
|
||||
.blank_stream = dce110_blank_stream,
|
||||
.enable_audio_stream = dce110_enable_audio_stream,
|
||||
.disable_audio_stream = dce110_disable_audio_stream,
|
||||
.disable_plane = dcn35_disable_plane,
|
||||
.disable_pixel_data = dcn20_disable_pixel_data,
|
||||
.pipe_control_lock = dcn20_pipe_control_lock,
|
||||
.interdependent_update_lock = dcn10_lock_all_pipes,
|
||||
.cursor_lock = dcn10_cursor_lock,
|
||||
.prepare_bandwidth = dcn35_prepare_bandwidth,
|
||||
.optimize_bandwidth = dcn35_optimize_bandwidth,
|
||||
.update_bandwidth = dcn20_update_bandwidth,
|
||||
.set_drr = dcn10_set_drr,
|
||||
.get_position = dcn10_get_position,
|
||||
.set_static_screen_control = dcn30_set_static_screen_control,
|
||||
.setup_stereo = dcn10_setup_stereo,
|
||||
.set_avmute = dcn30_set_avmute,
|
||||
.log_hw_state = dcn10_log_hw_state,
|
||||
.get_hw_state = dcn10_get_hw_state,
|
||||
.clear_status_bits = dcn10_clear_status_bits,
|
||||
.wait_for_mpcc_disconnect = dcn10_wait_for_mpcc_disconnect,
|
||||
.edp_backlight_control = dce110_edp_backlight_control,
|
||||
.edp_power_control = dce110_edp_power_control,
|
||||
.edp_wait_for_T12 = dce110_edp_wait_for_T12,
|
||||
.edp_wait_for_hpd_ready = dce110_edp_wait_for_hpd_ready,
|
||||
.set_cursor_position = dcn10_set_cursor_position,
|
||||
.set_cursor_attribute = dcn10_set_cursor_attribute,
|
||||
.set_cursor_sdr_white_level = dcn10_set_cursor_sdr_white_level,
|
||||
.setup_periodic_interrupt = dcn10_setup_periodic_interrupt,
|
||||
.set_clock = dcn10_set_clock,
|
||||
.get_clock = dcn10_get_clock,
|
||||
.program_triplebuffer = dcn20_program_triple_buffer,
|
||||
.enable_writeback = dcn30_enable_writeback,
|
||||
.disable_writeback = dcn30_disable_writeback,
|
||||
.update_writeback = dcn30_update_writeback,
|
||||
.mmhubbub_warmup = dcn30_mmhubbub_warmup,
|
||||
.dmdata_status_done = dcn20_dmdata_status_done,
|
||||
.program_dmdata_engine = dcn30_program_dmdata_engine,
|
||||
.set_dmdata_attributes = dcn20_set_dmdata_attributes,
|
||||
.init_sys_ctx = dcn31_init_sys_ctx,
|
||||
.init_vm_ctx = dcn20_init_vm_ctx,
|
||||
.set_flip_control_gsl = dcn20_set_flip_control_gsl,
|
||||
.get_vupdate_offset_from_vsync = dcn10_get_vupdate_offset_from_vsync,
|
||||
.calc_vupdate_position = dcn10_calc_vupdate_position,
|
||||
.power_down = dce110_power_down,
|
||||
.set_backlight_level = dcn21_set_backlight_level,
|
||||
.set_abm_immediate_disable = dcn21_set_abm_immediate_disable,
|
||||
.set_pipe = dcn21_set_pipe,
|
||||
.enable_lvds_link_output = dce110_enable_lvds_link_output,
|
||||
.enable_tmds_link_output = dce110_enable_tmds_link_output,
|
||||
.enable_dp_link_output = dce110_enable_dp_link_output,
|
||||
.disable_link_output = dcn32_disable_link_output,
|
||||
.z10_restore = dcn35_z10_restore,
|
||||
.z10_save_init = dcn31_z10_save_init,
|
||||
.set_disp_pattern_generator = dcn30_set_disp_pattern_generator,
|
||||
.optimize_pwr_state = dcn21_optimize_pwr_state,
|
||||
.exit_optimized_pwr_state = dcn21_exit_optimized_pwr_state,
|
||||
.update_visual_confirm_color = dcn10_update_visual_confirm_color,
|
||||
.apply_idle_power_optimizations = dcn35_apply_idle_power_optimizations,
|
||||
.update_dsc_pg = dcn32_update_dsc_pg,
|
||||
.calc_blocks_to_gate = dcn35_calc_blocks_to_gate,
|
||||
.calc_blocks_to_ungate = dcn35_calc_blocks_to_ungate,
|
||||
.hw_block_power_up = dcn35_hw_block_power_up,
|
||||
.hw_block_power_down = dcn35_hw_block_power_down,
|
||||
.root_clock_control = dcn35_root_clock_control,
|
||||
.set_idle_state = dcn35_set_idle_state,
|
||||
.get_idle_state = dcn35_get_idle_state
|
||||
};
|
||||
|
||||
static const struct hwseq_private_funcs dcn351_private_funcs = {
|
||||
.init_pipes = dcn35_init_pipes,
|
||||
.update_plane_addr = dcn20_update_plane_addr,
|
||||
.plane_atomic_disconnect = dcn10_plane_atomic_disconnect,
|
||||
.update_mpcc = dcn20_update_mpcc,
|
||||
.set_input_transfer_func = dcn32_set_input_transfer_func,
|
||||
.set_output_transfer_func = dcn32_set_output_transfer_func,
|
||||
.power_down = dce110_power_down,
|
||||
.enable_display_power_gating = dcn10_dummy_display_power_gating,
|
||||
.blank_pixel_data = dcn20_blank_pixel_data,
|
||||
.reset_hw_ctx_wrap = dcn31_reset_hw_ctx_wrap,
|
||||
.enable_stream_timing = dcn20_enable_stream_timing,
|
||||
.edp_backlight_control = dce110_edp_backlight_control,
|
||||
.setup_vupdate_interrupt = dcn20_setup_vupdate_interrupt,
|
||||
.did_underflow_occur = dcn10_did_underflow_occur,
|
||||
.init_blank = dcn20_init_blank,
|
||||
.disable_vga = NULL,
|
||||
.bios_golden_init = dcn10_bios_golden_init,
|
||||
.plane_atomic_disable = dcn35_plane_atomic_disable,
|
||||
//.plane_atomic_disable = dcn20_plane_atomic_disable,/*todo*/
|
||||
//.hubp_pg_control = dcn35_hubp_pg_control,
|
||||
.enable_power_gating_plane = dcn35_enable_power_gating_plane,
|
||||
.dpp_root_clock_control = dcn35_dpp_root_clock_control,
|
||||
.program_all_writeback_pipes_in_tree = dcn30_program_all_writeback_pipes_in_tree,
|
||||
.update_odm = dcn35_update_odm,
|
||||
.set_hdr_multiplier = dcn10_set_hdr_multiplier,
|
||||
.verify_allow_pstate_change_high = dcn10_verify_allow_pstate_change_high,
|
||||
.wait_for_blank_complete = dcn20_wait_for_blank_complete,
|
||||
.dccg_init = dcn20_dccg_init,
|
||||
.set_mcm_luts = dcn32_set_mcm_luts,
|
||||
.setup_hpo_hw_control = dcn35_setup_hpo_hw_control,
|
||||
.calculate_dccg_k1_k2_values = dcn32_calculate_dccg_k1_k2_values,
|
||||
.set_pixels_per_cycle = dcn32_set_pixels_per_cycle,
|
||||
.is_dp_dig_pixel_rate_div_policy = dcn32_is_dp_dig_pixel_rate_div_policy,
|
||||
.dsc_pg_control = dcn35_dsc_pg_control,
|
||||
.dsc_pg_status = dcn32_dsc_pg_status,
|
||||
.enable_plane = dcn35_enable_plane,
|
||||
};
|
||||
|
||||
void dcn351_hw_sequencer_construct(struct dc *dc)
|
||||
{
|
||||
dc->hwss = dcn351_funcs;
|
||||
dc->hwseq->funcs = dcn351_private_funcs;
|
||||
|
||||
}
|
||||
33
drivers/gpu/drm/amd/display/dc/hwss/dcn351/dcn351_init.h
Normal file
33
drivers/gpu/drm/amd/display/dc/hwss/dcn351/dcn351_init.h
Normal file
@@ -0,0 +1,33 @@
|
||||
/*
|
||||
* Copyright 2023 Advanced Micro Devices, Inc.
|
||||
*
|
||||
* Permission is hereby granted, free of charge, to any person obtaining a
|
||||
* copy of this software and associated documentation files (the "Software"),
|
||||
* to deal in the Software without restriction, including without limitation
|
||||
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
||||
* and/or sell copies of the Software, and to permit persons to whom the
|
||||
* Software is furnished to do so, subject to the following conditions:
|
||||
*
|
||||
* The above copyright notice and this permission notice shall be included in
|
||||
* all copies or substantial portions of the Software.
|
||||
*
|
||||
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
||||
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
||||
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
||||
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
||||
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
||||
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
||||
* OTHER DEALINGS IN THE SOFTWARE.
|
||||
*
|
||||
* Authors: AMD
|
||||
*
|
||||
*/
|
||||
|
||||
#ifndef __DC_DCN351_INIT_H__
|
||||
#define __DC_DCN351_INIT_H__
|
||||
|
||||
struct dc;
|
||||
|
||||
void dcn351_hw_sequencer_construct(struct dc *dc);
|
||||
|
||||
#endif /* __DC_DCN351_INIT_H__ */
|
||||
Reference in New Issue
Block a user